In this paper, graphene field effect transistors (GFET) with the top-gate structure are taken as the research object. Conducted electrical stress reliability studies under different bias voltage conditions. The electrical pressure conditions are Gate Electrical Stress (
VG=-10V,
VD=0V,
VS=0V), drain electric stress (
VG=0V,
VD=-10V,
VS=0V), and Electrical stresses applied simultaneously by gate and drain voltages (
VG=-10V,
VD= -10V,
VS=0V). Using a semiconductor parameter analyzer, the transfer characteristic curves of GFETs before and after electrical stress are obtained. At the same time, the carrier migration and the Dirac voltage
VDiracdegradation are extracted from the transfer characteristic curves. The test results show that under different electrical pressure conditions, the carrier mobility of GFETs degrades continuously with the increase of electric stress time. Different electrical pressure conditions affect the drift direction and degradation of
VDiracdifferently: Gate electrical stress and drain electrical stress cause
VDiracdrift of the device in opposite directions, and the gate electrical stress is greater than the electrical stress applied by both gate and drain voltages leading to
VDiracdegradation of GFETs. An analysis of the causes suggests that different electrical stress conditions produce different electric field directions in the device, which can affect the carrier concentration and direction of movement. Electrons and holes in the channel are induced to tunnel into the oxide layer and are captured by trap charge in the oxide layer and at the graphene\oxide interface, forming oxide trap charges and interface trap charges. This is the main reason for the reduced carrier mobility of GFETs. Different electric field directions under different electric stress conditions produce positively charged and negatively charged trap charges. The difference in the type of trap charge banding is the main reason for the different directions of
VDiracdrift in GFETs. When both trap charges are present at the same time, they have a canceling effect on the amount of
VDiracdrift of the GFETs. Finally, the paper combines TCAD simulation, further revealing the simulation model of the impact of electrical stress induced trap charge on the
VDiracgeneration of GFETs. The result demonstrates that differences in the type of trap charge banding have different degradation effects on the
VDiracof GFETs. The related research provides data and theoretical support for the practical application of graphene devices.